

Data Sheet March 2004 FN6068.1

# 256-Tap Non-Volatile Digital Potentiometer



The iPot<sup>TM</sup> ISL45021 DCP is a 256-tap, single-channel non-volatile digital potentiometer available in  $10k\Omega$ ,  $50k\Omega$  and

 $100 k\Omega$  end-to-end resistances. These devices can be used as a three-terminal potentiometer or as a two terminal variable resistor in a wide variety of applications.

The output of the potentiometer is determined by the wiper position, which varies linearly between VA and VB terminal according to the content stored in the volatile Tap Register (TR). The settings of the TR can be provided either directly by the user through the industry standard SPI interface, or by the non-volatile memory (NVMEM0~3) where the previous settings are stored. When changes are made to the TR to establish a new wiper position, the value of the setting can be saved into any non-volatile memory location (NVMEM0~3) by executing a NVMEM save operation. Upon powerup the content of the NVMEM0 is automatically loaded to the Tap Register.

The ISL45021 contains a single potentiometer in 8-pin PDIP, SOIC, MSOP or 10 pin TSSOP packages and can operate over a wide operating voltage range from 2.7V to 5.5V. A selectable output buffer is built-in for those applications where an output buffer is required.

#### **Features**

- · 256 taps for the potentiometer
- End-to-end resistance available in  $10k\Omega$ ,  $50k\Omega$  and  $100k\Omega$
- · Selectable output buffer for each channel
- SPI Serial Interface for data transfer and potentiometer control
- Daisy-chain operation for multiple devices (10-pin TSSOP package only)
- Nonvolatile storage of four wiper positions per channel with power-on recall from NVMEM0
- Low standby current (1µA Max. with output buffer inactive)
- Endurance 100K typical stores per bit
- Register Data Retention 100 years
- Industrial temperature range: -40°C ~ 85°C
- Wide operating voltage range: 2.7V ~ 5.5V
- · Package options:
  - 8-pin MSOP, 8-pin SOIC, 8-pin PDIP

## Ordering Information

| OUTPUT<br>BUFFER | END-TO-END<br>RESISTANCE | SOIC         | PDIP         | MSOP         | TEMP. RANGE<br>(°C) |
|------------------|--------------------------|--------------|--------------|--------------|---------------------|
| Yes              | 10K                      | ISL45021IB01 | ISL45021IP01 | ISL45021IU01 | -40 to 85           |
|                  | 50K                      | ISL45021IB05 | ISL45021IP05 | ISL45021IU05 | -40 to 85           |
|                  | 100K                     | ISL45021IB10 | ISL45021IP10 | ISL45021IU10 | -40 to 85           |

## **Pinouts**





## Pin Description

| PIN NAME        | PIN NO | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------------|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK             | 2      | I   | Serial Clock pin. Data Shifts in one bit at a time on positive clock (CLK) edges                                                                                                                                                                                                                                                                                                                                        |
| <u>CS</u>       | 1      | I   | Chip Select pin. When $\overline{CS}$ is HIGH, ISL45021 is deselected and the SDO pin is at high impedance, and (unless an internal write cycle is underway) the device will be in the standby state. $\overline{CS}$ LOW enables ISL45021, placing it in the active power mode. It should be noted that after a power-up, a HIGH to LOW transition on $\overline{CS}$ is required prior to the start of any operation. |
| SDI             | 3      | I   | Serial Data Input pin. All opcodes, byte addresses and data to be written to the registers are input on this pin. Data is latched by the rising edge of the serial clock.                                                                                                                                                                                                                                               |
| SDO (Note)      | NC     | 0   | Serial Data Output pin with open-drain output. During a read cycle, data is shifted out on this pin. Data is clocked out by the falling edge of the serial clock except for the 1 <sup>st</sup> bit, which is clocked out by the falling edge of CS. Also can be used to daisy-chain several parts.                                                                                                                     |
| WP (Note)       | NC     | I   | Hardware Write Protect pin. When active LOW WP prevents any changes to the present contents except retrieving NVMEM contents. (Only 10-pin TSSOP package)                                                                                                                                                                                                                                                               |
| V <sub>DD</sub> | 8      | -   | Power Supply                                                                                                                                                                                                                                                                                                                                                                                                            |
| V <sub>SS</sub> | 4      | -   | Ground pin, logic ground reference                                                                                                                                                                                                                                                                                                                                                                                      |
| VA1             | 7      | -   | A terminal of potentiometer '1', equivalent to the HI terminal connection on a mechanical potentiometer                                                                                                                                                                                                                                                                                                                 |
| VB1             | 5      | -   | B terminal of potentiometer '1', equivalent to the LO terminal connection on a mechanical potentiometer                                                                                                                                                                                                                                                                                                                 |
| VW1             | 6      | 0   | Wiper terminal of potentiometer '1', equivalent to the wiper terminal of a mechanical potentiometer                                                                                                                                                                                                                                                                                                                     |

NOTE: Available in 10-pin TSSOP packages only.

## Block Diagram



NOTE: Available in 10-pin TSSOP packages only.

FIGURE 1. ISL45021 BLOCK DIAGRAM

## **Absolute Maximum Ratings**

# 

## **Operating Conditions**

| Industrial Operating Temperature | 40°C to +85°C  |
|----------------------------------|----------------|
| Supply Voltage (VDD)             | +2.7V to +5.5V |
| Ground Voltage (VSS)             | V              |

#### **Thermal Information**

| Thermal Resistance (Typical)                                    | $\theta_{JA}$ (0m/s air velocity) |
|-----------------------------------------------------------------|-----------------------------------|
| MSOP Package                                                    | 130                               |
| PDIP Package                                                    | 120                               |
| SOIC Package                                                    | 160                               |
| Maximum Junction Temperature (Plastic Package)                  | 150°C                             |
| Maximum Storage Temperature Range65                             | 5°C to 150°C                      |
| Maximum Lead Temperature (Soldering 10s) (SOIC, Lead Tips Only) | 235°C                             |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

**Electrical Specifications**  $V_{DD}$ : 2.7V ~ 5.5V; Temp: -40°C ~ 85°C; Typical values:  $V_{DD}$  = 5V and T = 25°C, Unless Otherwise Specified

| PARAMETER                          | SYMBOL                          | CONDITIONS                                                         | MIN.            | TYP | MAX.     | UNITS  |
|------------------------------------|---------------------------------|--------------------------------------------------------------------|-----------------|-----|----------|--------|
| RHEOSTAT MODE                      |                                 |                                                                    | -               | '   | '        |        |
| Nominal Resistance                 | R                               | T = 25°C, V <sub>W</sub> open                                      | -20             |     | +20      | %      |
| Different Non Linearity            | DNL                             |                                                                    | -1              | 0.3 | +1       | LSB    |
| Integral Non Linearity             | INL                             |                                                                    | -1              | 0.5 | +1       | LSB    |
| Rheostat Tempco (Note 1)           | ΔR <sub>AB</sub> /ΔΤ            |                                                                    |                 | 200 |          | ppm/°C |
| Wiper Resistance (Note 2)          | R <sub>W</sub>                  | $V_{DD} = 5V$ , $I = V_{DD}/R_{Total}$                             |                 | 50  | 100      | Ω      |
|                                    |                                 | $V_{DD} = 2.7V$ , $I = V_{DD}/R_{Total}$                           |                 | 80  | 120      | Ω      |
| POTENTIOMETER MODE                 | ,                               |                                                                    |                 | •   |          | I      |
| Resolution (Note 1)                | N                               |                                                                    | 8               |     |          | Bits   |
| Different Non Linearity (Note 2)   | DNL                             |                                                                    | -1              |     | +1       | LSB    |
| Integral Non Linearity             | INL                             |                                                                    | -1              |     | +1       | LSB    |
| Potentiometer Tempco (Note 1)      | $\Delta V_{W}/\Delta T$         | Code = 80h                                                         |                 | +20 |          | ppm/°C |
| Full Scale Error                   | V <sub>FSE</sub>                | Code = Full Scale                                                  | -1              |     | 0        | LSB    |
| Zero Scale Error                   | V <sub>ZSE</sub>                | Code = Zero Scale                                                  | 0               |     | 1        | LSB    |
| RESISTOR TERMINAL                  | 1                               |                                                                    | 1               | II. |          | 1      |
| Voltage Range (Note 1)             | $V_A, V_B, V_W$                 |                                                                    | V <sub>SS</sub> |     | $V_{DD}$ | V      |
| Terminal Capacitance (Note 1)      | C <sub>A</sub> , C <sub>B</sub> |                                                                    |                 | 30  |          | pF     |
| Wiper Capacitance (Note 1)         |                                 |                                                                    |                 | 30  |          | pF     |
| DYNAMIC CHARACTERISTICS (Note 1    | )                               |                                                                    | 1               | II. |          | 1      |
|                                    | BW <sub>10K</sub>               | $V_{DD}$ = 5V, $V_{B}$ = $V_{SS}$<br>Code = Full Scale             |                 | 1.5 |          | MHz    |
| Bandwidth –3dB                     | BW <sub>50K</sub>               | Code = 80h                                                         |                 | 300 |          | kHz    |
|                                    | BW <sub>100K</sub>              | CL = 30pF                                                          |                 | 200 |          | kHz    |
| Settling Time to 1 LSB             | T <sub>S</sub>                  | $V_{DD} = 5.5V = V_A, V_B = V_{SS}$                                |                 | 80  | 100      | μs     |
| ANALOG OUTPUT (BUFFER ENABLE       | D)                              |                                                                    |                 |     | 1        | I .    |
| Amp Output Current (Note 2)        | l <sub>OUT</sub>                | V <sub>O</sub> = 1/2 scale                                         | 3               |     |          | mA     |
| Amp Output Resistance (Note 2)     | Rout                            |                                                                    |                 | 1   | 10       | Ω      |
| Total Harmonic Distortion (Note 1) | THD                             | $V_A = 2.5V$ , $V_{DD} = 5V$ , $f = 1kHz$ ,<br>$V_{IN} = 1V_{RMS}$ |                 |     | 0.08     | %      |

**Electrical Specifications** 

 $V_{DD}$ : 2.7V ~ 5.5V; Temp: -40°C ~ 85°C; Typical values:  $V_{DD}$  = 5V and T = 25°C, Unless Otherwise Specified **(Continued)** 

| PARAMETER                    | SYMBOL                            | CONDITIONS                                                                                                  | MIN. | TYP | MAX.               | UNITS |
|------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------|------|-----|--------------------|-------|
| DIGITAL INPUTS/OUTPUTS       | -                                 |                                                                                                             |      |     |                    |       |
| Input High Voltage           | nput High Voltage V <sub>IH</sub> |                                                                                                             |      |     |                    |       |
| Input Low Voltage            | V <sub>IL</sub>                   |                                                                                                             |      |     | 0.3V <sub>DD</sub> | V     |
| Output Low Voltage           | V <sub>OL</sub>                   | I <sub>OL</sub> = 2mA                                                                                       |      |     | 0.4                | V     |
| Input Leakage Current        | ILI                               | $\overline{\text{CS}} = V_{\text{DD}}$ , $Vin = Vss \sim V_{\text{DD}}$                                     | -1   |     | +1                 | μΑ    |
| Output Leakage Current       | I <sub>Lo</sub>                   | $\overline{\text{CS}} = \text{V}_{\text{DD}}, \text{ Vin} = \text{V}_{\text{SS}} \sim \text{V}_{\text{DD}}$ | -1   |     | +1                 | μΑ    |
| Input Capacitance (Note 1)   | C <sub>IN</sub>                   | V <sub>DD</sub> = 5V, fc = 1MHz Code = 80h                                                                  |      | 25  |                    | pF    |
|                              |                                   | V <sub>DD</sub> = 5V, fc = 1MHz<br>Code = 80h                                                               |      | 25  |                    | pF    |
| POWER REQUIREMENTS           | <u> </u>                          | -                                                                                                           |      |     | *                  |       |
| Operating Voltage (Note 1)   | V <sub>DD</sub>                   |                                                                                                             | 2.7  |     | 5.5                | V     |
| Operating Current            | I <sub>DDR</sub>                  | All ops except NVMEM program                                                                                |      | 1   | 1.8                | mA    |
| Operating Current            | I <sub>DDW</sub>                  | During Non-volatile memory program                                                                          |      | 1   | 2                  | mA    |
| Standby Current              | I <sub>SA</sub>                   | Buffer is active, no load                                                                                   | 0.5  |     | 1                  | mA    |
|                              | I <sub>SB</sub> (Note 2)          | Buffer is inactive, Power Down, No load                                                                     |      | 0.1 | 1                  | μΑ    |
| Power Supply Rejection Ratio | PSRR                              | V <sub>DD</sub> = 5V ±10%, Code = 80h                                                                       |      |     | 1                  | LSB/V |

#### NOTES:

- 1. Not subject to production test.
- 2. Only on Final Test.
- 3.  $V_{DD}$  = +2.7V to 5.5V,  $V_{SS}$  = 0V, T = 25°C, unless otherwise noted.

### Functional Description

The ISL45021 series, a family of 256-tap, nonvolatile digitally programmable potentiometers is designed to operate as both a potentiometer or a variable resistor depending upon the output configuration selected.

The chip can store four 9-bit words in nonvolatile memory (NVMEM0  $\sim$  NVMEM3) and the word stored in the NVMEM0 will be used to set the tap register values when the device is powered up.

The ISL45021 is controlled by a serial SPI interface that allows setting tap register value as well as storing data in the nonvolatile memory.

#### Potentiometer and Rheostat Modes

The ISL45021 can operate as either a rheostat or as a potentiometer (voltage divider). When in the potentiometer configuration there are two possible modes. One is without the output buffer and the other mode is with the output buffer. Selecting the mode is done by controlling bit D8 of the data register. D8 = 0 sets the output buffer off and D8 = 1 sets it on.

Note that this bit can only be set by loading the value to the NVMEM with instructions #5 and then loading the TAP register with instruction #6 from NVMEM. This bit cannot be controlled by directly writing the value to the chip when the tap register is set.

#### RHEOSTAT CONFIGURATION

The ISL45021 acts as a two terminal resistive element in the rheostat configuration where one terminal is either one of the end point pins of the resistor (VA and VB) and the other terminal is the wiper (VW) pin. This configuration controls the resistance between the two terminals and the resistance can be adjusted by sending the corresponding tap register setting commands to the ISL45021 or loading a pre-set tap register value from nonvolatile memory NVMEM0 ~ MVMEM3.

#### POTENTIOMETER CONFIGURATION

In potentiometer configuration an input voltage is connected to one of the end point pins (VA or VB). The voltage on the wiper pin will be proportional to the voltage difference between VA and VB and the wiper setting. The resistance cannot be directly measured in this configuration.

#### **Programming Modes**

Two program modes are available for the ISL45021:

**Direct program mode**. The tap register setting can be changed either by loading a predetermined value from an external microcontroller or by using the UP/DOWN command. The UP and DOWN commands change the tap register setting incrementally i.e., 1 LSB at a time. The UP and DOWN commands will not wrap around at the ends of the scale.

**NVMEM** restore mode. One of the previously stored settings can be loaded into the TR register from the non-volatile memory. Four 9-bit non-volatile memories, are available for to store the tap register settings. The first register, NVMEMO, stores the favorite or default tap register setting that will be loaded into the tap register at system power up or software power on reset operation.

#### Non-Volatile Memory (NVMEM)

The ISL45021 has four NVMEM positions available for storing the output buffer operating mode and the potentiometer setting. These NVMEM positions can be directly written through the SPI using a write command (#5) with address and data bytes. Another command (#7) is available that stores the current output buffer operating mode and potentiometer settings into the selected NVMEM position. Bit A3 and A2 in the instruction byte decide which NVMEM position is used. (See Table 4).

The potentiometer is loaded with the value stored in the NVMEM position 0 on power up.

#### WRITE PROTECT OF NVMEM

Write-Protect  $(\overline{WP})$  disables any changes of current content in the NVMEM regardless of the commands, except that NVMEM setting can be retrieved using commands 4, 6 of Table 4. Therefore, Write-Protect  $(\overline{WP})$  pin provides hardware NVMEM protection feature with  $\overline{WP}$  tied to Vss.  $\overline{WP}$ , which is active at logic LOW, should be tied directly to VDD if it is not being used. This function is only available on the 10-pin package.

#### Flow Control

Reading and writing to NVMEM requires an internal access cycle to complete before the next command can be sent.

- Read Tap Register (#2)
- Read NVMEM (#4)
- Program NVMEM (#5)
- Load Tap Register (#6)
- Program NVMEM with Tap Register (#7)

#### Daisy Chain

Multiple devices can be controlled by the same bus without the need for extra  $\overline{CS}$  lines from the microcontroller by daisy chaining the devices with the SDO of the first device connected to SDI of the next device as shown in Figure 3 when using the 10-pin package.

A complete command is 24 bits including the instruction and the two data bytes. When shifting 24 bits in to the first device in the chain, the 24 bits of the previous command will be shifted out. So to set up two devices in a daisy chain, a total of 48 bits must be sent where the first 24 bits will be shifted out to the second device and the 24 bits shifted in last will remain in the first device.

 Command and data for device 2 is shifted into device 1, this will propagate to Device 2 when the next 24 bits are shifted in.



2. Command and data for device 1 is shifted into device 1. Now Device 1 and 2 are correctly set up. 10-pin TSSOP package only.





FIGURE 3. DAISY CHAIN CONFIGURATION (10 PIN TSSOP PACKAGE ONLY)

#### Serial Data Interface

The ISL45021 contains a four-wire SPI interface:

- SDO (Serial Data Output) Used for reading out the internal register contents and for daisy chaining multiple devices on the 10-pin package.
- SDI (Serial Data Input) Used for clocking in commands and potentiometer settings.
- CS (Chip Select) This pin must be pulled LOW before starting to send a command and pulled HIGH to signal the end of the command; this pin can be used to control multiple devices on the bus.
- CLK (Clock) The SDI bits are shifted in on the rising edge
  of the clock and SDO data is shifted out on the falling edge
  of the clock.

The key features of this interface include:

- · Independently programmable Read & Write to all registers
- Direct parallel refresh of Tap register from corresponding internal NVMEM registers
- · Increment and decrement instruction for Tap register
- Nonvolatile storage of the present Tap register values into one of the four NVMEM registers available
- Configurable output buffer amplifier to allow both the functions of a potentiometer and a variable resistor
- Four 9-bit non-volatile registers store four preset wiper positions and the first one will be recalled to set the wiper position during power up.

The serial interface uses an SPI compatible uniform 24-bit word format as shown in Table 3. This format is used for all members of the ISL45021 family. The data is sent MSB first.

C3-C0 are the command bits that control the operation of the digital potentiometer according to the command instructions shown in Table 4 in the Instruction Set Section.

A1 and A0 are the address bits that determine which channel is activated in the WMS720x family as shown in the table below. For the ISL45021 A0 and A1 are always set to 0.

TABLE 1. A1 AND A0 ADDRESS BIT DECODE TABLE

| [A1 A0] | [0 0] | [0 1] | [1 0] | [1 1] |
|---------|-------|-------|-------|-------|
| Channel | 0     | 1     | 2     | 3     |

A3 and A2 are the address bits that decide which NVMEM memory to be accessed, as shown in Table 2.

TABLE 2. A3 AND A2 ADDRESS BIT DECODE TABLE

| [A3 A2] | [0 0] | [0 1] | [1 0] | [1 1] |
|---------|-------|-------|-------|-------|
| NVMEM   | 0     | 1     | 2     | 3     |

D7-D0 are the data values to be loaded into the Tap Register to set the wiper position, while D8 is used to set the output mode. D8 has to be loaded into the NVMEM0~3 first and then the "Load Tap Register" command (#6) has be executed to load D8 into the output-selection MUX to set the output mode. D8 = 0 sets the output to Buffer Off mode while D8 = 1 sets to Buffer On mode.

#### **TABLE 3. 24-BIT DATA WORD FORMAT**

| MSB |    |    |    |    |    |    |    |   |   |   |   |   |   |   |    |    |    |    |    |    |    |    | LSB |
|-----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|-----|
| C3  | C2 | C1 | CO | А3 | A2 | A1 | Α0 | Χ | Χ | Χ | Χ | Χ | Χ | Χ | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |



### FIGURE 4. SPI COMMAND WAVEFORMS

#### NOTES:

- 4. A multiple of 24 bits must always be sent or the command will not be valid.
- 5. Bits marked "x" are don't care bits.

#### Instruction Set

**TABLE 4. INSTRUCTION SET** 

| INST<br>NO. | INSTRUCTION BYTE<br>C3 C2 C1 C0 A3 A2 A1 A0 | DATA BYTE 1<br>D15 D14 D13 D12 D11 D10 D9 D8 | DATA BYTE 2<br>D7 D6 D5 D4 D3 D2 D1 D0 | OPERATION                                                                                                   |
|-------------|---------------------------------------------|----------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------|
| 1           | 0 0 0 0 x x x x                             | x x x x x x x x                              | x x x x x x x x                        | No Operation (NOP). Do nothing                                                                              |
| 2           | 1 1 0 0 x x A1 A0                           | x x x x x x x                                | x x x x x x x x                        | Read Tap Register and output selection MUX register                                                         |
| 3           | 0 1 0 0 x x A1 A0                           | x x x x x x x x                              | D7 D6 D5 D4 D3 D2 D1 D0                | Write to Tap Register with D7-D0                                                                            |
| 4           | 1 0 1 0 A3 A2 A1 A0                         | x x x x x x x x                              | x x x x x x x x                        | Read NVMEM pointed to by A3-A0                                                                              |
| 5           | 0 0 1 0 A3 A2 A1 A0                         | x x x x x x x D8                             | D7 D6 D5 D4 D3 D2 D1 D0                | <b>Program NVMEM</b> pointed to by A3-A0 with D8-D0                                                         |
| 6           | 1 0 1 1 A3 A2 A1 A0                         | x x x x x x x                                | x x x x x x x x                        | Load Tap Register and output<br>selection MUX register with the<br>contents of NVMEM pointed to by<br>A3-A0 |
| 7           | 0 0 1 1 A3 A2 A1 A0                         | x x x x x x x                                | x x x x x x x x                        | Program NVMEM pointed to by A3-A0 with the contents of Tap Register and output selection MUX register       |
| 8           | 0 1 1 1 x x A1 A0                           | x x x x x x x                                | x x x x x x x x                        | <b>Up</b> : Increment setting of TR by one tap                                                              |
| 9           | 1 1 1 1 x x A1 A0                           | x x x x x x x                                | x x x x x x x x                        | <b>Down</b> : Decrement setting of TR by one tap                                                            |
| 10          | 1000xxxx                                    | x x x x x x x                                | x x x x x x x x                        | Sleep: Discontinue clock supply to the logic and memories                                                   |
| 11          | 0 0 0 1 x x x x                             | x x x x x x x                                | x x x x x x x x                        | Wake Up: Clock supply to the logic and memories                                                             |
| 12          | 1 1 0 1 A3 A2 A1 A0                         | x x x x x x x                                | x x x x x x x x y                      | Byte-erase NVMEM pointed to by A3-A0                                                                        |
| 13          | 1001xxxx                                    | x x x x x x x                                | x x x x x x x x                        | Power On Reset: Software reset the part to the power up state                                               |

NOTE: C3-C0 are the command op-code; A3, A2 are the NVMEM address; A1, A0 are the channel address.

### **Basic Operation**

This chapter describes the sequences of commands to send to the ISL45021 and how to use the different features.

#### **SENDING A COMMAND**

- 1. Take the chip out of SLEEP mode.
- 2. Check that the write protect is set correctly if writing to NVMEM (10-pin TSSOP package only).
- 3. Pull the  $\overline{\text{CS}}$  pin LOW before sending data to the device.
- 4. 24 clock pulses are sent for each command. SDI must be valid on the rising edge of the clock, SDO is valid on the falling edge of the clock or  $\overline{\text{CS}}$ .
- 5. Take CS HIGH after the command has completed
- 6. If command 2, 4, 5, 6 or 7 is sent, wait  $T_{SV}$  time before sending the next command.

#### WAKE UP/SLEEP/POWER COMMANDS

The chip is in SLEEP mode after:

- V<sub>DD</sub> is applied
- · A Power on Reset command is sent
- · A SLEEP command is sent

Before any operations can be performed the WAKE UP command must be sent.

When a SLEEP command is sent, the chip retains its resistor settings as long as the chip is powered up but cannot accept any other commands than a WAKE UP command.

**TABLE 5. POWER RELATED COMMANDS** 

| INST. NO. | COMMAND NAME   | COMMAND BYTE    | DATA BYTE 1   | DATA BYTE 2     | COMMENT                        |
|-----------|----------------|-----------------|---------------|-----------------|--------------------------------|
| 11        | Wake Up        | 0 0 0 1 x x x x | xxxxxxx       | x x x x x x x x | Wake Up entire chip            |
| 10        | Sleep          | 1000xxxx        | xxxxxxx       | x x x x x x x x | Send chip into power save mode |
| 13        | Power on Reset | 1001xxxx        | xxxxxxx       | xxxxxxx         | Reset Chip                     |
| 1         | NOP            | 0 0 0 0 x x x x | x x x x x x x | x x x x x x x   | Dummy instruction              |

The commands above control the entire chip.

#### WRITE TO TAP REGISTER (TR)

The microcontroller can write a value directly into the tap register or send an increment or decrement command to control the tap register. Alternatively, the contents of an NVMEM location can be written to the tap register. The only way to change the output buffer mode is to write the desired value of bit D8 into an NVMEM location and then load the corresponding NVMEM location into the tap register.

TABLE 6. WRITING TO THE TAP REGISTERS

| INST. NO. | COMMAND NAME             | COMMAND BYTE      | DATA BYTE 1   | DATA BYTE 2             | COMMENT                                                |
|-----------|--------------------------|-------------------|---------------|-------------------------|--------------------------------------------------------|
| 3         | Write to Tap<br>Register | 0100 x x00        | x x x x x x x | D7 D6 D5 D4 D3 D2 D1 D0 | Writes a value to the tap register.                    |
| 8         | Up                       | 0111 x x 00       | x x x x x x x | x x x x x x x x         | Increment tap register value by one                    |
| 9         | Down                     | 1111 x x00        | x x x x x x x | x x x x x x x x         | Decrement tap register value by one                    |
| 6         | Load Tap Register        | 1 0 1 1 A3 A2 0 0 | x x x x x x x | x x x x x x x x         | Load the selected NVMEM location into the tap register |

#### PROGRAMMING NON-VOLATILE MEMORY (NVMEM)

The value stored in the NVMEM location is 9 bits, the 8 bits (D7-D0) of the tap register plus 1 bit (D8) of the output buffer mode. The NVMEM position must be erased before writing to it. There are two ways to program a value into NVMEM.

Write a value directly from the microcontroller.

Load the current potentiometer setting into NVMEM.

**TABLE 7. PROGRAMMING NVMEM** 

| INST. NO | COMMAND NAME                    | COMMAND BYTE      | DATA BYTE 1   | DATA BYTE 2             | COMMENT                                                                            |
|----------|---------------------------------|-------------------|---------------|-------------------------|------------------------------------------------------------------------------------|
| 12       | Erase NVMEM                     | 1 1 0 1 A3 A2 0 0 | x x x x x x x | x x x x x x x x         | Erases the 9 bit word pointed to by A3, A2, A1 and A0.                             |
| 5        | Program NVMEM                   | 0 0 1 0 A3 A2 0 0 | xxxxxxxD8     | D7 D6 D5 D4 D3 D2 D1 D0 | Writes a value to the NVMEM register.                                              |
| 7        | Program NVMEM with Tap Register | 0 0 1 1 A3 A2 0 0 | xxxxxxx       | x x x x x x x x         | Takes the current potentiometer settings and saves in the selected NVMEM location. |

For programming NVMEM, the following sequence must be followed:

- 1. Erase word at NVMEM location.
- 2. Program word at NVMEM location.

#### READING TAP REGISTER AND NVMEM LOCATION (10-PIN TSSOP PACKAGE ONLY)

The contents of the tap register or any NVMEM location can be read back through the SDO pin. When a command is sent, the data is clocked out on the falling edge of the clock. Since daisy-chain operation requires data from one command to be clocked out when the next command arrives, any read command must be followed by another command to get the correct data on the SDO pin.

| TABLE 8. | READING | THE TAP | REGISTER |
|----------|---------|---------|----------|
|----------|---------|---------|----------|

| INST. NO. | COMMAND NAME         | COMMAND BYTE      | DATA BYTE 1     | DATA BYTE 2             | COMMENT                                       |
|-----------|----------------------|-------------------|-----------------|-------------------------|-----------------------------------------------|
| 4         | Read NVMEM           | 1 0 1 0 A3 A2 0 0 | ****            | x x x x x x x x         | Read the value of the selected NVMEM location |
| 2         | Read Tap Register    | 1100 x x00        | x x x x x x x x | x x x x x x x x         | Read the value of the selected tap register   |
| 1         | NOP to Read Register | 0000 x xxx        | xxxxxxx D8      | D7 D6 D5 D4 D3 D2 D1 D0 | Output data to SDO pin                        |

To read the contents of either the tap register or a NVMEM location, the following sequence must be followed.

- 1. Send the desired read command (#2 or #4)
- 2. Send another command such as NOP and read the SDO pin on the falling edge of the clock. The other command could be any command, but to make sure that the chip does not change anything, send either another Read command or a NOP command (#1).

## **Timing Diagrams**



FIGURE 5. ISL45021 TIMING DIAGRAM

#### NOTES:

- 6. Internal signal only.
- 7. Only on 10-pin TSSOP package.

## **Timing Parameters**

| PARAMETER                             | SYMBOL            | MIN | MAX | UNIT |
|---------------------------------------|-------------------|-----|-----|------|
| SPI Clock HIGH Time                   | twH               | 50  |     | ns   |
| SPI Clock LOW Time                    | t <sub>WL</sub>   | 50  |     | ns   |
| Lead Time                             | t <sub>LEAD</sub> | 100 |     | ns   |
| Lag Time                              | t <sub>LAG</sub>  | 100 |     | ns   |
| SDI Setup Time                        | t <sub>DSU</sub>  | 20  |     | ns   |
| SDI Hold Time                         | t <sub>DH</sub>   | 20  |     | ns   |
| CS to SDO – SPI Line Acquire (Note 9) | t <sub>LAC</sub>  | 5   |     | ns   |
| CS to SDO – SPI Line Release (Note 9) | t <sub>LRL</sub>  | 5   |     | ns   |
| CLK to SDO Propagation Delay (Note 9) | t <sub>PD</sub>   | 1   |     | ns   |
| Store to NVMEM Save Time              | t <sub>SV</sub>   |     | 2   | ms   |
| CS Deselect Time                      | t <sub>CS</sub>   | 600 |     | ns   |
| Startup Time                          | t <sub>ST</sub>   | 0.1 |     | ms   |
| WP Setup Time (Note 9)                | t <sub>WPSU</sub> | 10  |     | ns   |
| WP Hold Time (Note 9)                 | t <sub>WPH</sub>  | 10  |     | ns   |

## NOTES:

- 8. The interface timing characteristics apply to all parts but are guaranteed by design and not subject to production test.
- 9. 10 pin package only.

### **Test Circuits**



\*Assume infinite input impedance

FIGURE 6. POTENTIOMETER DIVIDER NONLINEARITY ERROR TEST CIRCUIT (INL, DNL)



\*Assume infinite input impedance

FIGURE 7. POWER SUPPLY SENSITIVITY TEST CIRCUIT (PSS, PSRR)



\*Assume infinite input impedance

FIGURE 8. RESISTOR POSITION NONLINEARITY ERROR TEST CIRCUIT (RHEOSTAT OPERATION: R-INL, R-DNL)



FIGURE 9. CAPACITANCE TEST CIRCUIT



\*Assume infinite input impedance

FIGURE 10. WIPER RESISTANCE TEST CIRCUIT



FIGURE 11. GAIN vs FREQUENCY TEST CIRCUIT

## Typical Application Circuits



$$V_{OUT} = -V_{IN} \frac{R_B}{R_A}$$

$$R_A = \frac{R_{AB}(256-D)}{256}, R_B = \frac{R_{AB} \cdot D}{256}$$

 $R_{AB}$  = Total resistance of potentiometer. W = Wiper setting for ISL45021

FIGURE 12. PROGRAMMABLE INVERTING GAIN AMPLIFIER USING THE ISL45021



$$V_{OUT} = V_{IN} \left( 1 + \frac{R_B}{R_A} \right)$$

$$R_A = \frac{R_{AB}(256-D)}{256}, R_B = \frac{R_{AB} \cdot D}{256}$$

 $R_{AB}$  = Total resistance of potentiometer. W = Wiper setting for ISL45021

## FIGURE 13. PROGRAMMABLE NON-INVERTING GAIN AMPLIFIER USING THE ISL45021



FIGURE 14. ISL45021 TRIMMING VOLTAGE REFERENCE



FIGURE 15. ISL45021 RF AMP CONTROL

### Layout Considerations

A 0.1 $\mu$ F bypass capacitor as close as possible to the V<sub>DD</sub> pin is recommended for best performance. Often this can be done by placing the surface mount capacitor on the bottom side of the PC board, directly between the V<sub>DD</sub> and V<sub>SS</sub> pins. Care should be taken to separate the analog and digital

traces. Sensitive traces should not run under the device or close to the bypass capacitors.

A dedicated plane for analog ground helps in reducing ground noise for sensitive analog signals.



FIGURE 16. ISL45021 LAYOUT

## Mini Small Outline Plastic Packages (MSOP) 8 Lead 3mm MSOP











| COLODI | DIME  | NSION II | MM P    | DIMENSION IN INCH |         |        |
|--------|-------|----------|---------|-------------------|---------|--------|
| 5YMBOL | MIN.  | NOM.     | MAX.    | MIN.              | NOM.    | MAX.   |
| A      |       |          | 1.10    |                   |         | 0.043  |
| A1     | 0.05  |          | 0.15    | 0.002             |         | 0.006  |
| A2     | 0.81  | 0.86     | 0.91    | 0.032             | D.D34   | 0.036  |
| С      | 0.13  |          | 0.23    | 0.005             |         | 0.009  |
| c1     | 0.13  | á.15     | 0.18    | 0.005             | 0.006   | D.DD7  |
| D      | 2,90  | 3.00     | 3.10    | 0.114             | 0.118   | 0.122  |
| E1     | 2.90  | 3.00     | 3.10    | 0.114             | D.118   | 0.122  |
| E 4.9  |       | 4.90 BS  | BSC 0.1 |                   | .193 BS | Ö      |
| L      | 0.445 | 0.55     | 0.648   | 0.0175            | 0.0217  | 0.0255 |
| 81     | ũ     |          | 6       | σ                 |         | 6      |

| CVUIDOL | 8L       |      |      | 10L  |         |      |  |
|---------|----------|------|------|------|---------|------|--|
| SYMBOL  | MIN.     | NOM. | MAX. | MIN. | NOM.    | MAX. |  |
| ь       | 0.25     |      | 0.40 | 0.17 |         | 0.27 |  |
| b1      | 0.25     | 0.30 | 0.35 | 0.17 | 0.20    | 0.23 |  |
| Е       | D.65 BSC |      |      |      | 0.50 BS | С    |  |
| JEDEC   | MO-187AA |      |      | k    | IO-1B7  |      |  |

## Dual-In-Line Plastic Packages (PDIP)

## 8 Lead 300MIL PDIP







| 0              | Dime  | ension i | n inch | Dim  | Dimension in mm |      |  |
|----------------|-------|----------|--------|------|-----------------|------|--|
| Symbol         | Min   | Nom      | Max    | Min  | Nom             | Max  |  |
| Α              | _     | _        | 0.175  | _    | _               | 4.45 |  |
| <b>A</b> 1     | 0.010 | _        | _      | 0.25 | _               | _    |  |
| A <sub>2</sub> | 0.125 | 0.130    | 0.135  | 3.18 | 3.30            | 3.43 |  |
| В              | 0.016 | 0.018    | 0.022  | 0.41 | 0.46            | 0.56 |  |
| B₁             | 0.058 | 0.060    | 0.064  | 1.47 | 1.52            | 1.63 |  |
| С              | 0.008 | 0.010    | 0.014  | 0.20 | 0.25            | 0.36 |  |
| D              | _     | 0.360    | 0.380  | _    | 9.14            | 9.65 |  |
| E              | 0.290 | 0.300    | 0.310  | 7.37 | 7.62            | 7.87 |  |
| Εı             | 0.245 | 0.250    | 0.255  | 6.22 | 6.35            | 6.48 |  |
| <b>e</b> 1     | 0.090 | 0.100    | 0.110  | 2.29 | 2.54            | 2.79 |  |
| L              | 0.120 | 0.130    | 0.140  | 3.05 | 3.30            | 3.56 |  |
| α              | 0     | _        | 15     | 0    | _               | 15   |  |
| е д            | 0.335 | 0.355    | 0.375  | 8.51 | 9.02            | 9.53 |  |
| S              |       |          | 0.045  |      |                 | 1.14 |  |

## Small Outline Plastic Packages (SOIC)

## 8 Lead 150MIL SOIC





Control demensions are in millimeters.

| CVANDO         | DIMENSION | IN MM | DIMENSION I | N INCH |
|----------------|-----------|-------|-------------|--------|
| SYMBOL         | MIN.      | MAX.  | MIN.        | MAX.   |
| A              | 1.35      | 1.75  | 0.053       | 0.069  |
| A1             | 0.10      | 0.25  | 0.004       | 0.010  |
| b              | 0.33      | 0.51  | 0.013       | 0.020  |
| С              | 0.19      | 0.25  | 0.008       | 0.010  |
| E              | 3.80      | 4.00  | 0.150       | 0.157  |
| D              | 4.80      | 5.00  | 0.188       | 0.196  |
| е              | 1.27 E    | SC    | 0.050 BSC   |        |
| H <sub>E</sub> | 5.80      | 6.20  | 0.228       | 0.244  |
| Y              |           | 0.10  |             | 0.004  |
| L              | 0.40      | 1.27  | 0.016       | 0.050  |
| θ              | 0         | 10    | 0           | 10     |

# Thin Shrink Small Outline Plastic Packages (TSSOP) 10 Lead TSSOP



All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com